linux-xiaomi-chiron/arch/mips/include/asm/netlogic
Jayachandran C c24a8a7a99 MIPS: Netlogic: Add MSI support for XLP
Add MSI chip and MSIX chip definitions.

For MSI, we map the link interrupt to a MSI link IRQ which will
do a second level of dispatch based on the MSI status register.

The MSI chip definitions use the MSI enable register to enable
and disable the MSI irqs.

For MSI-X, we split the 32 available MSI-X vectors across the
four PCIe links (8 each). These PIC interrupts generate an IRQ
per link which uses a second level dispatch as well.

The MSI-X chip definition uses the standard functions to enable
and disable interrupts.

Signed-off-by: Jayachandran C <jchandra@broadcom.com>
Signed-off-by: John Crispin <blogic@openwrt.org>
Patchwork: http://patchwork.linux-mips.org/patch/6270/
2014-01-24 22:39:46 +01:00
..
xlp-hal MIPS: Netlogic: Add MSI support for XLP 2014-01-24 22:39:46 +01:00
xlr MIPS: Netlogic: XLP2XX CPU and PIC frequency 2013-09-03 23:22:19 +02:00
common.h MIPS: Netlogic: Add MSI support for XLP 2014-01-24 22:39:46 +01:00
haldefs.h MIPS: Netlogic: Remove unused code 2013-05-08 01:19:05 +02:00
interrupt.h MIPS: Netlogic: Support for XLR/XLS Fast Message Network 2012-11-09 11:37:20 +01:00
mips-extns.h MIPS: Netlogic: Remove unused EIMR/EIRR functions 2013-05-08 01:19:04 +02:00
psb-bootinfo.h MIPS: Platform files for XLR/XLS processor support 2011-05-19 09:55:40 +01:00